## STEREO BTL OUTPUTS SWITCHING DRIVER FOR Class D AMPLIFIER

#### GENERAL DESCRIPTION

The **NJU8714** is a stereo BTL outputs switching driver for class D amplifier. It receives PWM/PDM signals from DSP outputs, and drives headphones or speakers by BTL outputs.

Output drivers are composed of Series-Connected N-channel FETs, and output voltage levels can be controlled by variable power supply with keeping all of input signal information.

The NJU8714 incorporates BTL outputs amplifiers, which eliminate AC coupling capacitors. Also, it provides "SEL" terminal which selects "Synchronous" or "Asynchronous". "Asynchronous" can be reduced the operating current. Therefore, it is suitable for portable audio set and others.

#### ■ FEATURES

- 2-channel 1bit Audio Signal Input
- Stereo BTL Outputs
- Output Power : Typ.150mW@8Ω
- BEEP Function
- Standby Function
- Output Driver Control Function
- Operating Voltage
  V<sub>DD</sub>: 1.7V to 2.7V
  V<sub>DDO</sub>: 0V to 2.0V
  V<sub>G</sub>: 4.5V to 5.25V
- CMOS Technology
- Package Outline :SSOP20-B2

## BLOCK DIAGRAM

## PACKAGE OUTLINE



NJU8714VB2

#### PIN CONFIGURATION





# NJU8714

www.DataSheet4U.com

### TERMINAL DESCRIPTION

| No.  | SYMBOL             | I/O | FUNCTION                                           |
|------|--------------------|-----|----------------------------------------------------|
| 1    | MCK                |     | Master Clock Input Terminal                        |
| 2    | V <sub>SS</sub>    | -   | Power GND: V <sub>SS</sub> =0V (Note.1)            |
| 3    | HALTB              | I   | Output Driver Control Terminal                     |
| 4    | D <sub>IN1</sub>   | I   | 1bit Data Input Terminal 1                         |
| 5    | BEEPIN             |     | BEEP Signal Input Terminal                         |
| 6    | O <sub>BEEP1</sub> | 0   | BEEP Output terminal 1                             |
| 7    | OUT <sub>1</sub>   | 0   | Positive Output Terminal 1                         |
| 8,13 | V <sub>SSO</sub>   | -   | Output GND terminal: V <sub>SS</sub> =0V (Note. 1) |
| 9    | OUT <sub>1X</sub>  | 0   | Negative Output 1                                  |
| 10   | V <sub>DD01</sub>  | -   | Output Power supply 1(Note. 2)                     |
| 11   | V <sub>DDO2</sub>  | -   | Output Power supply 2(Note. 2)                     |
| 12   | OUT <sub>2X</sub>  | 0   | Negative Output 2                                  |
| 14   | OUT <sub>2</sub>   | 0   | Positive Output Terminal 2                         |
| 15   | O <sub>BEEP2</sub> | 0   | BEEP Output terminal 2                             |
| 16   | V <sub>G</sub>     | -   | Pre-driver Power supply                            |
| 17   | D <sub>IN2</sub>   |     | 1bit Data Input Terminal 2                         |
| 18   | STBYB              |     | Standby control terminal (L:Standby)               |
| 19   | SEL                |     | Input Signal Synchronization With "MCK"            |
| 19   | JEL                | 1   | (H: Synchronous., L: Asynchronous.)                |
| 20   | V <sub>DD</sub>    | -   | Power Supply: V <sub>DD</sub> =2.5V                |

(Note. 1) Pin No.2(V<sub>SS</sub>), 8(V<sub>SSO</sub>) and 13(V<sub>SSO</sub>) should be connected at the nearest point to the IC. (Note. 2) Pin No.10(V<sub>DDO1</sub>) and 11(V<sub>DDO2</sub>) should be connected at the nearest point to the IC.

## ■ INPUT TERMINAL STRUCTURE



MCK, HALTB,  $D_{IN1}$ ,  $D_{IN2}$ , BEEP<sub>IN</sub>, STBYB, SEL

New Japan Radio Co., Ltd.

#### FUNCTIONAL DESCRIPTION

(1) Signal Output

The  $OUT_{1/1X}$  and  $OUT_{2/2X}$  generate respectively L-channel and R-channel output signals, which will be converted to analog signals via external 2nd-order or higher LC filter. A switching regulator with a high response against a voltage fluctuation is the best selection for the V<sub>DDO1</sub> and V<sub>DDO2</sub>, which are the power supply for output drivers. To obtain better T.H.D. performance, the stabilization of the power is required.

(2) Master Clock (MCK)

Input 1-bit audio signals such as PWM or PDM to the  $D_{IN1}$  and  $D_{IN2}$  pins. By setting the SEL pin to "H", master clock (MCK) synchronizes the audio signal inputs ( $D_{IN1}$  and  $D_{IN2}$ ). In case of "SEL" = "L", input signals go into the amplifier circuits by own timing. Therefore, it requires careful design of PCB patterns from DSP to **NJU8714**. The setup time and the hold time should be kept in the AC characteristics because  $D_{IN1}$  and  $D_{IN2}$  are fetched with the rising edge of MCK. MCK requires jitter-free or jitter as small as possible because the jitter downs S/N ratio.

#### (3) Power Supply

 $V_{DD}$ : Power supply for input part.

 $V_G$ : Power supply for control logic and pre-driver which drives the transistor gates of output drivers.

It requires much higher power supply voltage than  $V_{DD01}$  and  $V_{DD02}$  for better T.H.D..

 $V_{\text{DDO1}},\,V_{\text{DDO2}}$  : Power supply for output drivers.

#### (4) Output Control

Output circuit is selected by the conditions of STBYB, HALTB, SEL, D<sub>IN1</sub>, D<sub>IN2</sub> and MCK.

| STBYB | HALTB | SEL | $D_{IN1},D_{IN2}$ | MCK | OUT <sub>1</sub>  | OUT <sub>2</sub>  | OUT <sub>1X</sub> | OUT <sub>2X</sub> |
|-------|-------|-----|-------------------|-----|-------------------|-------------------|-------------------|-------------------|
| L     | I     | *   | *                 | *   | V                 | V                 | V                 | V                 |
| Н     | L     | *   | *                 | *   | V <sub>SSO</sub>  | V <sub>SSO</sub>  | V <sub>sso</sub>  | V <sub>SSO</sub>  |
| L     | Н     | *   | *                 | *   | Hi-z              | Hi-z              | Hi-z              | Hi-z              |
|       |       | 1   | L                 | *   | V <sub>SSO</sub>  | V <sub>SSO</sub>  | V <sub>DD01</sub> | $V_{DDO2}$        |
| н     | н     | L   | Н                 |     | V <sub>DDO1</sub> | V <sub>DDO2</sub> | V <sub>SSO</sub>  | V <sub>SSO</sub>  |
| 11    | 11    | н   | L                 |     | V <sub>SSO</sub>  | V <sub>SSO</sub>  | V <sub>DD01</sub> | $V_{DDO2}$        |
|       |       |     | Н                 |     | V <sub>DDO1</sub> | $V_{DDO2}$        | V <sub>SSO</sub>  | V <sub>SSO</sub>  |

#### \*Don't care

BEEP circuit is operated regardless of STBYB and HALTB.

(5) Input Signal Synchronization Function

 $D_{IN1}$  and  $D_{IN2}$  are synchronized with master clock by setting SEL pin to "H". By setting SEL pin to "L",  $D_{IN1}$  and  $D_{IN2}$  are asynchronous with master clock.

(6) Output Driver Control Function

By setting HALTB pin to "L", high side output drivers become OFF and Low side output drivers become ON, then both of  $OUT_{1/1X}$  and  $OUT_{2/2X}$  output V<sub>SSO</sub> level signals. This function works regardless of STBYB pin setting.

(7) Standby Control Function

By setting STBYB pin to "L", the NJU8714 becomes standby condition. During standby condition, by setting HALTB to "L",  $OUT_{1/1X}$  and  $OUT_{2/2X}$  become  $V_{SSO}$ , and by setting HALTB pin to "H",  $OUT_{1/1X}$  and  $OUT_{2/2X}$  become Hi-z.

To save the power supply current at standby, MCK requires "L" level.

New Japan Radio Co., Ltd.

www.DataSheet4U.com

### ABSOLUTE MAXIMUM RATINGS

|                                                       |                  | (7)                          | Га=25°С) |  |  |
|-------------------------------------------------------|------------------|------------------------------|----------|--|--|
| PARAMETER                                             | SYMBOL           | RATING                       | UNIT     |  |  |
|                                                       | V <sub>DD</sub>  | -0.3 to +2.75                |          |  |  |
| Supply Voltage                                        | V <sub>G</sub>   | V <sub>DD</sub> to +5.5      | V        |  |  |
|                                                       | V <sub>DDO</sub> | -0.3 to +5.5                 |          |  |  |
| Input Voltage                                         | Vin              | -0.3 to V <sub>DD</sub> +0.3 | V        |  |  |
| Operating Temperature                                 | Topr             | -40 to +85                   | °C       |  |  |
| Storage Temperature                                   | Tstg             | -40 to +125                  | °C       |  |  |
| Power Dissipation                                     | PD               | 450*                         | mW       |  |  |
| * : Mounted on two-layer board of based on the JEDEC. |                  |                              |          |  |  |

Note.1) All voltage values are specified as  $V_{ss}=0V$ .

Note.2) If the LSI is used on condition beyond the absolute maximum rating, the LSI may be destroyed. Using LSI within electrical characteristics is strongly recommended for normal operation. Use beyond the electrical characteristics conditions will cause malfunction and poor reliability.

Note.3) The relations of  $V_{DDO} < V_G$  must be maintained during operations.

## ELECTRICAL CHARACTERISTICS

| STBY                                  | B=HALTB=S        | (Ta=25°C, V <sub>DD</sub> =2.5V, V <sub>G</sub> =5.<br>EL=2.5V, Load Impedance=32Ω                            |                    |      |                    |      |
|---------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------|--------------------|------|--------------------|------|
| PARAMETER                             | SYMBOL           | CONDITIONS                                                                                                    | MIN                | TYP  | MAX                | UNIT |
| V <sub>DD</sub> Supply Voltage        | $V_{DD}$         | -                                                                                                             | 1.7                | 2.5  | 2.7                |      |
| V <sub>DDO1,2</sub> Input Voltage     | $V_{DDO}$        | -                                                                                                             | 0                  | -    | 2.0                | V    |
| V <sub>G</sub> Supply Voltage         | $V_{G}$          | -                                                                                                             | 4.5                | 5.0  | 5.25               |      |
| Output Driver<br>High side Resistance | R <sub>HPH</sub> | $\begin{array}{c} OUT_{1}, OUT_{1X}, \\ OUT_{2}, OUT_{2X} \\ = V_{DD01,2} - 0.1V \\ V_{G} = 5.0V \end{array}$ | -                  | 1.2  | 2                  | Ω    |
| Output Driver<br>Low side Resistance  | R <sub>HPL</sub> | $OUT_1, OUT_{1X}, OUT_2, OUT_{2X} = 0.1V V_G = 5.0V$                                                          | -                  | 1.2  | 2                  | Ω    |
| Beep<br>High side Resistance          | $R_{BEEPH}$      | $O_{BEEP1}, O_{BEEP2} = V_{DD} - 0.1V$                                                                        | -                  | 9.0  | 15                 | Ω    |
| Power Supply Current<br>At Standby    | I <sub>ST</sub>  | Stopping<br>MCK, D <sub>IN1</sub> , D <sub>IN2</sub> , BEEP <sub>IN</sub><br>STBYB= 0V                        | -                  | -    | 1.0                | uA   |
| Power Supply Current                  | I <sub>DD</sub>  | No-load operating,                                                                                            | -                  | 0.05 | 0.1                |      |
| At Operating<br>(Mute signal input)   | I <sub>DDO</sub> | MCK= 256f <sub>s</sub> ,<br>D <sub>IN1</sub> , D <sub>IN2</sub> = 32f <sub>s</sub> ,                          | _                  | 0.25 | 0.5                | mA   |
|                                       | I <sub>G</sub>   | $V_{DDO1} = V_{DDO2} = 0.18V$                                                                                 |                    | 1.0  | 2.0                |      |
| lane at Maltana                       | V <sub>IH</sub>  |                                                                                                               | 0.7V <sub>DD</sub> | -    | V <sub>DD</sub>    | V    |
| Input Voltage                         | V <sub>IL</sub>  | MCK, D <sub>IN1</sub> , D <sub>IN2</sub> , BEEP <sub>IN</sub> ,<br>HALTB, STBYB, SEL                          | 0                  | -    | 0.3V <sub>DD</sub> | V    |
| Input Leakage Current                 | I <sub>LK</sub>  |                                                                                                               | -                  | -    | ±1.0               | uA   |

Note 1) High side resistance and low side resistance depend on  $V_G$  and  $V_{DDO}$ . Therefore,  $V_G$  and  $V_{DDO}$  should be adjusted on the application system.

New Japan Radio Co., Ltd.

Note 2) Output power using 8 $\Omega$  speaker is <u>150mW(TYP:THD+N=10%)</u> at the following condition.  $\rightarrow V_{DD}=2.5V, V_{G}=5.0V, V_{DDO1}=V_{DDO2}=3.0V$ 

www.DataSheet4U.com

## ■ TIMING CHARACTERISTICS

Audio Signal Input



 $(Ta=25^{\circ}C, V_{DD}=2.5V, V_{DDO1}=V_{DDO2}=1.7V, V_{SS}=V_{SSO}=0V,$ 

| STBYB=HALTB=SEL=2.5V, fs=44.1kHz, unless otherwise noted) |
|-----------------------------------------------------------|
|-----------------------------------------------------------|

| PARAMETER                     | SYMBOL            | CONDITIONS | MIN | TYP | MAX | UNIT |
|-------------------------------|-------------------|------------|-----|-----|-----|------|
| MCK Frequency                 | f <sub>мскі</sub> |            | 8   | -   | 35  | MHz  |
| MCK Pulse Width (H)           | t <sub>мскн</sub> |            | 9   | -   | -   | ns   |
| MCK Pulse Width (L)           | t <sub>MCKL</sub> |            | 9   | -   | -   | ns   |
| $D_{IN1}, D_{IN2}$ Setup Time | t <sub>DS</sub>   |            | 5   | -   | -   | ns   |
| $D_{IN1}, D_{IN2}$ Hold Time  | t <sub>DH</sub>   |            | 5   | -   | -   | ns   |
| BEEP Frequency                | f <sub>b</sub>    |            | 0.1 |     | 20  | kHz  |

Output Control Signal Input



(Ta=25°C,  $V_{DD}$ =2.5V,  $V_{DDO1}$ = $V_{DDO2}$ =1.7V,  $V_{SS}$ = $V_{SSO}$ =0V,

|           |                 | STBYB=HALTB=SEL=2.5V, fs=44.1kHz, unless otherwise noted) |     |     |     |      |  |
|-----------|-----------------|-----------------------------------------------------------|-----|-----|-----|------|--|
| PARAMETER | SYMBOL          | CONDITIONS                                                | MIN | TYP | MAX | UNIT |  |
| Rise Time | t <sub>UP</sub> |                                                           | -   | -   | 50  | ns   |  |
| Fall Time | t <sub>DN</sub> |                                                           | -   | -   | 50  | ns   |  |

## NJU8714

www.DataSheet4U.com

## APPLICATION CIRCUIT

-Load Impedance: 32Ω



- Note 3) De-coupling capacitors must be connected between each power supply pin and GND pin.
- Note 4) The power supply for V<sub>DDO</sub> requires fast driving response performance such as a switching regulator for T.H.D..

New Japan Radio Co., Ltd.

Note 5) The above circuit shows only application example and does not guarantee the any electrical characteristics. Therefore, please consider and check the circuit carefully to fit your application.

Vsso(13)

www.DataSheet4U.com

www.DataSheet4U.com

[CAUTION] The specifications on this databook are only given for information , without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.

New Japan Radio Co., Ltd.